Please find the Job description Below:
Position: DFT Director – Design for Testability (DFT)
Location: Bangalore
Experience Level: 14+ years in semiconductor design, with extensive expertise in DFT methodologies
About the Role
We are seeking a seasoned leader to spearhead our Design for Testability (DFT) division. The DFT Director will play a pivotal role in defining, developing, and growing our DFT capabilities, ensuring we remain at the forefront of semiconductor design services. This individual will oversee project delivery, team development, and client engagement, driving excellence and innovation in DFT methodologies.
Key Qualifications:
Bachelor’s/Master’s degree in Electrical Engineering, Computer Engineering, or a related field.
14+ years of experience in semiconductor design, with at least 5 years in a leadership role focusing on DFT.
Deep expertise in DFT methodologies, including:
Scan-based testing, ATPG, and fault simulation.
Built-In Self-Test (BIST) techniques.
Test compression and low-power testing.
DFT for hierarchical and multi-die designs.
Proven track record of successful client engagements and project delivery.
Strong leadership, communication, and business acumen.
Familiarity with industry-standard tools such as Mentor Tessent Synopsys Tetramax, , or Cadence Modus.
Preferred Skills:
Experience with multi-site and global team management.
Hands-on experience with post-silicon debug and ATE testing.
Strong understanding of emerging trends in AI-driven test automation and DFT for advanced nodes (e.g., 5nm, 3nm).
Interested candidates can share resume at [email protected]